# **SEMICONDUCTORS** 3501 ED BLUESTEIN BLVD., AUSTIN, TEXAS 78721 ## **Advance Information** ## BCD-TO-SEVEN SEGMENT HEXADECIMAL LATCH/ DECODER/DRIVER The MC14495 BCD-to-seven segment hexidecimal latch/decoder/driver is constructed with complementary MOS (CMOS) enhancement mode devices and NPN bipolar output drivers in a single monolithic structure. The circuit provides the functions of a 4-bit storage latch. It can be used with LED seven segment displays without resistor interface at 5 volt supply. The resistors of typically 290 ohms are internal to the part. Applications include MPU systems display driver, instrument display driver, computer/calculator display driver, cockpit display driver, and various clock, watch, and timer uses. - Low Logic Circuit Power Dissipation - High-Current Sourcing Outputs With Internal Limiting Resistance - Latch Storage of Code - Supply Voltage Range = 4.5 Vdc to 16 Vdc - Internal Input Level Shift: Input +5 CMOS to V<sub>DD</sub> of +5 to +16 Vdc Input +5 V TTL with Pull-up, to V<sub>DD</sub> of +5 to +16 Vdc ## **BLOCK DIAGRAM** VCR 290 12 290 13 290 14 Address ~~~ Decoder 290 4-Bit and 15 Segment W Latch ROM 290 Array 290 111 290 290 4 **√** h+i 290 OBSOJETE MC14495P Replaced By MC14495P1 # **CMOS MSI** (LOW-POWER COMPLEMENTARY MOS) BCD-TO-SEVEN SEGMENT HEXADECIMAL LATCH/DECODER/DRIVER ## TRUTH TABLE 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 | INPUTS | | | | OUTPUTS | | | | | | | | | | |--------|---|---|---|---------|---|---|-----|---|---|---|-----|------|---------| | D | С | В | Α | a | b | С | d | е | f | g | h+i | VCR | DISPLAY | | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | Open | 0 | | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | Open | 1 | | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | Open | 2 | | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | Open | 3 | | 0 | 1 | 0 | 0 | 0 | 1 | 1 | . 0 | 0 | 1 | 1 | 0 | Open | . 4 | | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | Open | 5 | | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | Open | 6 | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | Open | 7 | | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | Open | 8 | | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | Open | 9 | | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | Open | A | | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | Open | b | | 1 | 1 | 0 | 0 | 1. | 0 | 0 | 1 | 1 | 1 | 0 | 1 | Open | С | | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | Open | d | | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | Open | E | | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | F | ## MAXIMUM RATINGS (Voltages referenced to VSS). | Rating | Symbol | Value | Unit | |----------------------------------------------------------------------------------------------------------|------------------|-------------------------------|------| | DC Supply Voltage | V <sub>DD</sub> | -0.5 to +18 | Vdc | | Input Voltage, All Inputs | Vin | -0.5 to V <sub>DD</sub> + 0.5 | Vdc | | DC Current Drain per Input Pin | 1. | 10 | mAdc | | Operating Temperature Range | TA | -40 to +85 | °C | | Storage Temperature Range | T <sub>stg</sub> | -65 to +150 | оС | | Maximum Continuous Output Power<br>(Source) per Output @ 25 °C<br>Pins 1, 2, 3, 12, 13, 14, 15<br>Pin 14 | POHmax | 50<br>100 | mW | ‡POHmax = IOH (VDD - VOH) This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high impedance circuit. For proper operation it is recommended that $V_{in}$ and $V_{out}$ be constrained to the range $V_{SS} \leqslant (V_{in} \text{ or } V_{out}) \leqslant V_{DD}.$ **ELECTRICAL CHARACTERISTICS** (All voltages referenced to V<sub>SS</sub> = 0, T<sub>A</sub> -25°C) | Characteristics | Symbol | Condition | Min | Тур | Max | Unit | |-----------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----|-----------------|------| | DC Supply Voltage | V <sub>DD</sub> | | 4.5 | , | 16 | Vdc | | Input Voltage | VIL | | _ | | 8.0 | Vdc | | | VIH | V <sub>DD</sub> = 15V<br>V <sub>DD</sub> = 5.0V | 4.0<br>3.5 | | | Vdc | | Input Current | lin | | _ | | ±10 | μAdc | | Output VCR, Pin 11 | ГОН | V <sub>OH</sub> = V <sub>DD</sub> | | | ±10 | μAdc | | Open Drain Output | lOL | V <sub>OL</sub> = 0.5V, V <sub>DD</sub> = 5.0V<br>V <sub>OL</sub> = 0.5V, V <sub>DD</sub> = 15V | 0.2<br>1.0 | | _<br>_ | mA | | Outputs a, b, c, d, e, f, g | ГОН | V <sub>OH</sub> = 2.0V, V <sub>DD</sub> = 5.0V<br>V <sub>OH</sub> = 1.5V, V <sub>DD</sub> = 5.0V<br>V <sub>OH</sub> = 12V, V <sub>DD</sub> = 15V<br>V <sub>OH</sub> = 11.5V, V <sub>DD</sub> = 15V | -7.5<br>-<br>-7.5<br>- | | -11.5<br>-11.5 | mA | | | lOL | V <sub>OL</sub> = 1.0V, V <sub>DD</sub> = 5.0V<br>V <sub>OL</sub> = 1.0V, V <sub>DD</sub> = 15V | 0.1<br>0.5 | | - | mA | | Output h + i. | ГОН | V <sub>OH</sub> = 2.0V, V <sub>DD</sub> = 5.0V<br>V <sub>OH</sub> = 1.5V, V <sub>DD</sub> = 5.0V<br>V <sub>OH</sub> = 12V, V <sub>DD</sub> = 15V<br>V <sub>OH</sub> = 11.5V, V <sub>DD</sub> = 15V | -15<br>-<br>-15<br>- | | -23<br>-<br>-23 | mA | | | lOL | V <sub>OL</sub> = 1V, V <sub>DD</sub> = 5.0 V<br>V <sub>OL</sub> = 1.0 V, V <sub>DD</sub> = 15V | 0.2<br>1.0 | | _<br>_ | mA | # OUTPUT CIRCUIT (Except Pin 11) VDD 290 VSS ### INPUT/OUTPUT FUNCTIONS Segment Driver (a, b, c, d, e, f, g, h, i; Pins 1, 2, 3, 4, 12, 13, 14, 15) The segment drivers are emitter-follower NPN-transistors. To limit the output current, a resistor typically 290 ohms is integrated internally at each output. Therefore, external resistors are not necessary when driving an LED at the supply voltage of $V_{DD} = 5.0$ volts. ## OUTPUT (VCR; Pin 11) This output is activated (goes to low) whenever the address corresponding to program 16 is selected. Otherwise the output is open. See the truth table. ## INPUT LATCH (A,B, C, D; Pins 5, 6, 8, 10) The block diagram is shown on page 1. The inputs A, B, C, and $\overline{D}$ are fed to a 4-bit latch which is controlled by clock ( $\overline{CL}$ ). Two modes of operation are available. ## CLOCK (CL; Pin 7) The data on the inputs A, B, C and D will pass through the latch and will be displayed immediately when the clock is low. In this mode of operation the circuit is performing the function of a conventional decoder/driver. The data may be loaded into the latch when $\overline{CL}$ = low and will be latched with the rising edge of $\overline{CL}$ . The data will remain stored as long as $\overline{CL}$ is high. ## TYPICAL CIRCUIT @ V<sub>DD</sub> = 5.0V **MOTOROLA** Semiconductor Products Inc.